Massachusetts Institute of Technology Department of Electrical Engineering and Computer Science 6.012 Microelectronic Devices and Circuits Homework #3

## **Problem 1 (10 points)**

The device drawn below is biased as shown, and a capacitance-voltage (C-V) measurement is taken. The area of the device is  $10^{-6}$  cm<sup>2</sup>. Assume the electrostatic potential in the n+ silicon region,  $\phi_{n+}=550$ mV.

A plot of  $(1/C)^2$  as a function of the DC voltage, V, where C is the capacitance is shown below. The device is in reverse bias. The slope, S, is -5 \*  $10^{26}$  F<sup>-2</sup> V<sup>-1</sup>. NOTE: The polarity of the DC source is shown correctly.





- a) Derive an expression for the doping,  $N_a$ , in the p-type region in terms of the slope S, shown in the plot, and other known parameters (e.g. constants like q,  $\epsilon_{Si}$ , the device area).
- b) Assume now that N<sub>a</sub> is 10<sup>17</sup> cm<sup>-3</sup>. Estimate the DC voltage V' where the slope of the plot of (1/C)<sup>2</sup> vs. voltage changes, as seen in the graph.

# Problem 2 (35 points)

A metal-oxide-semiconductor (MOS) device is pictured below.  $T_{ox}$  is 15nm. Assume  $\phi_{n+}=0.55V$ , and that  $N_a$  in the p region is  $10^{16}$  cm<sup>-3</sup>.



a) Find VFB, VTn, Xdo,  $\phi$ so.

b) Find Xd,max.

c) Sketch  $\varphi(x)$  for V<sub>GB</sub>=0, -2V, and +2V from the n+ gate through the oxide and into the silicon. Identify the regions of operation on the graph for each case of V<sub>GB</sub>. You don't have to calculate  $\varphi_s$  for each case, but clearly show X<sub>do</sub> and X<sub>d,max</sub> on the graph.

d) Plot the gate charge Q<sub>G</sub>, as a function of V<sub>GB</sub>, for V<sub>GB</sub> ranging from -2 to 2 Volts. Identify the regions of operation on the graph and show how the slope changes in each region. Also, plot the capacitance of the structure over the same range. Calculate and label C<sub>min</sub> and C<sub>max</sub>.

### Problem 3 (20 points)

Shown below is a capacitance-voltage plot for an MOS capacitor. The gate is n+, therefore you can assume its potential is 550mV. The silicon dioxide thickness is 15nm, and the body is doped with some concentration of acceptors,  $N_a$ .



- a) Determine the flatband voltage, V<sub>FB</sub>, on the C-V plot.
- b) Calculate V<sub>T</sub>. Hint: You will need to determine N<sub>a</sub> first.
- c) Specify the range of voltages where the MOS capacitor is in inversion, depletion, and accumulation.
- d) Now assume the gate is doped p+, so the potential of the gate is -550mV. Sketch the C-V, labeling  $V_T$  and  $V_{FB}$ .

## **Problem 4 (5 points)**

It is sometimes useful in analog circuits to use a transistor biased in triode as a voltage controlled resistor. Use the following parameters to design a n-channel MOSFET with a resistance of  $10 \text{K}\Omega$ .

 $\mu_{n}$ Cox=50 $\mu$ A/V<sup>2</sup> V<sub>Tn</sub>= 1V V<sub>GS</sub>=1.5V V<sub>BS</sub>=0V

- a) If the device has a width of  $10\mu m$ , what is the necessary length?
- b) What is the necessary width to get a 1K $\Omega$  resistor, if the length is 5 $\mu$ m?

### Problem 5 (10 points)

Hafnium dioxide (HfO<sub>2</sub>,  $\varepsilon$ = 25) is an attractive replacement for silicon dioxide as a gate dielectric due to its high dielectric constant.

Consider a p-channel MOSFET. The channel length,  $L = 1\mu m$ , the width,  $W = 10\mu m$ , the hole mobility is  $\mu_p = 150 \text{ cm}^2 \text{V}^{-1} \text{s}^{-1}$  and the substrate doping is  $N_d = 10^{17} \text{cm}^{-3}$ . Assume the gate is p+ silicon, so its potential is -550mV.

- a) What thickness of HfO<sub>2</sub> is needed for  $V_{Tp} = -0.5$  V?
- b) Find the backgate effect parameter,  $\gamma_p$  for the hafnium dioxide gate insulator thickness from (a).
- c) If I=25 $\mu$ A, what is V<sub>SG</sub>? Assume saturation.
- d) What is the minimum drain voltage for saturation given  $V_{SG}$  calculated in (c)?

### **Problem 6 (10 points)**

Howe and Sodini – P4.2

### Problem 7 (10 points)

Howe and Sodini - P4.3

6.012 Microelectronic Devices and Circuits Spring 2009

For information about citing these materials or our Terms of Use, visit: http://ocw.mit.edu/terms.